# Wideband Digital Receiver/Digitizer Module XMC-1151



### **Product Overview**

The XMC-1151 is an ultra high-speed digitizer and processing solution that enables direct RF-to-Digital conversion between 100 MHz and 3 GHz.



#### **Features**

- One 3.6 GSPS 12-bit ADC channel (or two channels at 1.8 GSPS); or One 3.2 GSPS 12-bit ADC channel (or two channels at 1.6 GSPS)
- ADC analog input bandwidth up to 2.8 GHz enables bandpass sampling (Second Nyquist zone)
- Xilinx Virtex-6 SX315T or LX240T User FPGA
- 1 GB DDR3 SDRAM (2 banks of 512 MB, 1066 Mbps)
- XMC module supporting PCI Express x8 Gen 2 (VITA 42.3) (4 GB/s full-duplex)
- Supports multi-board synchronization
- Support for phase coherent sampling
- General purpose digital I/O including high speed serial
- Drivers and SDK, API, FPGA interfaces included
- Digital downconverter (DDC) IP available
- Air-cooled, rugged conduction-cooled available

## **Applications**

- SIGINT (COMINT/ELINT)
- RADAR
- Satellite Receiver
- Electronic Support Measures (ESM)
- Spectral Analysis
- Wideband Signal Recorder
- Software Defined Radio (SDR)
- High-Speed Test and Measurement
- Set-Top Box Development
- Wideband Sensing for Cognitive Radio
- Channel Measurement and Characterization



XMC-1151 Block Diagram



Sample spectral plot for 895 MHz input signal at 1.0 GSPS

Frequency (MHz)



Sample spectral plot for 1448 MHz input signal at 1.6 GSPS



Sample spectral plot for 1498 MHz input signal at 3.2 GSPS

#### Specifications

|                          |                                                                                                  | Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |                            |
|--------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------|
| [ general ]              | User Programmable FPGA<br>Memory<br>Sample Clock                                                 | XMC (VITA 42.3) Xilinx Virtex-6 SX315T-2 or LX240T-2 (LX130T, LX195T, LX365T, SX475T are available as options) 1GB DDR3 SDRAM (2 banks of 512 MB each, 1066 Mbps) Internal 1.6 GHz VCSO (contact Spectrum for other frequencies) or external sample clock input Internal 10 MHz clock reference (+/- 2.0 ppm) or external reference input                                                                                                                                                                                                                                                                                                                                                                                                                             |                                         |                            |
| [ analog I/O ]           | ADC Input                                                                                        | r Texas Instruments ADC12D1800 12-bit at 3.6 GSPS single channel or dual channel at 1.8 G or ADC12D1600 12-bit at 3.2 GSPS single channel or dual channel at 1.6 GSPS t AC coupled, single-ended Full scale input: 0 dBm 50 ohms typical Analog full power bandwidth: 5 MHz to 2.8 GHz (AC coupled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |                            |
|                          | ADC Characterization (typical)                                                                   | 895 MHz Fin with 1.0 GSPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1448 MHz Fin with 1.6 GSPS              | 1498 MHz Fin with 3.2 GSPS |
|                          | (7)                                                                                              | ADC SFDR = 67.0 dBc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADC SFDR = 60.2 dBc                     | ADC SFDR = 54.8 dBc        |
|                          |                                                                                                  | ADC SNR = 58.6 dBFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADC SNR = 54.5 dBFS                     | ADC SNR = 54.3 dBFS        |
|                          |                                                                                                  | ADC ENOB = 9.1 Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADC ENOB = 8.4 Bits                     | ADC ENOB = 7.9 Bits        |
|                          |                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         |                            |
| [ external interfaces ]  | External Reference Clock<br>External Sampling Clock<br>GPS Timing Reference<br>Sync Input/Output | t SSMC 50 ohms, 0 dBm typical SSMC 50 ohms, 0.75 - 1.6 Vpp 10 MHz clock reference SSMC 50 ohms, -3 dBm typical SSMC 50 ohms, 1PPS/IRIG-B TTL/LVTTL Twinax 100 ohms differential connector PCIE Gen2 x8 link, providing 4 GB/s (full-duplex) bandwidth to XMC primary connector Configurable connection to XMC secondary connector GPIO (1 pair LVDS clock with 16 pairs LVDS data and 4 single-ended LVTTL) plus PCIe Gen2 x8 (can be configured for SRIO or Aurora*)                                                                                                                                                                                                                                                                                                 |                                         |                            |
|                          | JTAG Connection                                                                                  | ection JTAG connector for Virtex-6 FPGA, Xilinx Chipscope debugger compatible                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                         |                            |
| [ compatibility ]        |                                                                                                  | PC Desktop/Server: XMC-to-PCIe Carrier Board 3U VPX: XMC-to-VPX Carrier Board AMC: XMC-to-AMC Carrier Board (single width, full height) Contact Spectrum for other compatible carriers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                            |
|                          |                                                                                                  | S Red Hat Linux on processor card                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |                            |
| [ development software ] | Multi-board Sync<br>FPGA Code Development                                                        | quicComm Software Development Kit Firmware to support phase coherent sampling Support for ISE Foundation tools from Xilinx or Synplify-Pro from Synopsys, Simulink/System Generator, ModelSim PE from Mentor Graphics VIDL or Vorilog                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |                            |
| [ electrical ]           | HDL Coding Language                                                                              | +3.3V, VPWR (5V/12V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |                            |
| [ CICCUICAI ]            | Power estimate                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         |                            |
| [ environmental ]        | Operating Temperature                                                                            | Air-cooled: range of 0 to 55 C, forced air at 600 LFM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |                            |
|                          | Humidity<br>RoHS                                                                                 | Industrial conduction cooled -40 to 70 C card edge<br>Conduction cooled version VITA-47 level CC3 tested in accordance with MIL-STD-810F<br>5-95% non-condensing. Contact Spectrum for higher ranges.<br>5/6 compliant (Pb solder exemption)<br>692,000 hours (GB, GC, 30 deg C), per MIL-HDBK-217 FN2 Parts Count method, Relex v8.0.                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                            |
| [ ordering information ] | 600-00662<br>600-05017<br>600-05016<br>650-00626<br>800-00535<br>800-00534<br>800-00538          | For VPX and AMC variations, please see the respective VPX-1151 and AMC-1151 datasheets. Stand alone modules:  XMC-1151-CAC-V6SX315T-2C 12b 3.6 GSPS 1GB SDRAM  XMC-1151-CAC-V6SX315T-2C 12b 3.2 GSPS 1GB SDRAM  XMC-1151-CAC-V6LX240T-2 12b 3.6 GSPS 1GB SDRAM  XMC-1151-CAC-V6LX240T-2 12b 3.2 GSPS 1GB SDRAM  Module with PC carrier:  XMC-1151-CAC-V6SX315T-2C for PC with PCIe carrier  Quickstart Kit: includes a PC or VPX carrier, software and documentation to enable you to commence your development work immediately.  XMC-1151-CAC-V6SX315T-2C Quickstart Kit for PC  XMC-1151-CAC-V6LX240T-2 Quickstart Kit for PC  AMC-1151-CAC-V6LX240T-2 Quickstart Kit for UTCA/ATCA +Red Hat Linux  12-bit at 2.0 GSPS single channel or dual channel at 1.0 GPSPS |                                         |                            |
| [ ruture options** ]     | Memory<br>ADC input                                                                              | 12-bit at 2.0 GSPS single channel 12-bit at 1.0 GSPS single channel 2 GB DDR3 SDRAM (2 x 1 GB bit DC coupled Software and EPGA support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | el or dual channel at 500 MSPS<br>anks) | SPECTRUM                   |

\*SRIO/Aurora Software and FPGA support

Operating System VxWorks, Windows, INTEGRITY

SPECTRUM SIGNAL PROCESSING