

## **Circuit Seed Overview**

Circuit Seed is family of inventions that work together to process analog signals using 100% digital parts. These are digital circuits and components that are configured and modified to provide the same functionality as transistors, capacitors and inductors with better performance and without the analog limitations. They include digital designs which provide precision without precision parts, eliminating the requirement for current mirrors and matched pairs.

Traditional analog or mixed integrated circuits are complex to design and manufacture. The geometry is an important part of the design. They are usually implemented as a mix of analog and digital circuits with components for both. Analog components are typically 20% of the overall circuit. However, the analog design takes 80% of the time and takes two to three times longer to debug.

Both analog and digital circuits have design rules and performance characteristics that apply to each. All of the issues that apply to digital circuits apply to analog circuits.

Analog circuits often require matched pairs of devices with identical electrical properties – but there is always some process variation between the devices which causes errors. The mixed signal (analog and digital) integrated circuits cannot perform on smaller than 40nm process nodes, and they can't operate at low power without severe limitations.

In contrast, Circuit Seed circuit design process analog signals using 100% digital components which means they are only subject to the limitations of digital design rules and not the analog design rules. Further, the principles of the Circuit Seed design and the configuration of the circuits overcome many of the deficiencies of analog circuits. Mixed signal circuits require a transistor, capacitor, or an inductor to travel off the integrated circuit to the analog component and then back to the digital process. However, Circuit See circuits, once converted from analog to digital, remain on the integrated circuit eliminating many of the analog circuit issues.

Circuit Seed circuits are much simpler, faster and less expensive to design, test, manufacture and support. They have a wide frequency range making them suitable for many applications; they occupy less real estate, reducing physical size and weight; they consume less power, reducing heat and enhancing reliability while reducing battery size or extending battery life.

Here is a comparison of the Circuit Seed CiFET<sup>™</sup> and a regular FET that will help show the differences of the fundamental principles of the designs.

|               | FET<br>Field Effect Transistor         | CiFET™<br>Complementary Current Field-<br>Effect Transistor   | Observations                                                                                                                                                                                                                       | CiFET™ example                                                                                                        |
|---------------|----------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Symbol        | Gate<br>Source<br>Discovered in 1960's | Drain<br>Gate<br>Body<br>iPort<br>Source<br>Developed in 2015 | Simple modification to the MOSFET<br>(Metal-Oxide-Semiconductor Field-<br>Effect Transistor) can yield very<br>important and desirable results and a<br>remarkable functionality with an<br>additional current port input (iPort). | Simpler circuit designs<br>- Less time to develop<br>- Less time to test<br>- More reliable products                  |
| Control Input | Voltage controlled – gate<br>terminal  | Charge controlled– Port<br>terminal                           | Charge controlled port provides a bidirectional current sink/source without analog extensions required.                                                                                                                            | Charge control port                                                                                                   |
| Impedance     | High                                   | Low                                                           | New low-impedance charge port<br>enables an entirely new set of analog<br>design methods.                                                                                                                                          | It allows easier<br>communications to other<br>components such as<br>transmission lines or antennas<br>to the system. |

| Transfer<br>function | Trans-conductance (g <sub>m</sub> ) | Trans-resistance ( <b>r</b> <sub>m</sub> )<br>(Trans-impedance) | Regular FET operates with a high<br>input impedance, the output current<br>is the result of an input voltage<br>(control input). $g_m = i_{out}/v_{in}$<br>The Charge Port controls the low<br>impedance terminal where the<br>output voltage is a consequence of<br>an input current (control input). $\Gamma_m = v_{out}/i_{in}$ | Ultra-linear signal transfer<br>functions that are consistent<br>over an ultra-wide dynamic<br>range (27 bit accuracy).<br>A smartphone, a sensor, a<br>wearable device could<br>function in very extreme<br>conditions and not subject to<br>temperature variations |
|----------------------|-------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output               | Current                             | Current and voltage                                             | Conventional FET designs have a<br>linear change in output signal.<br>With a small current injection into<br>The Charge Port (iPort), there is a<br>substantial, exponential change in<br>output voltage.                                                                                                                          | Extremely useful for very<br>small weak input signals to be<br>amplified at logic speeds<br>(unlike traditional<br>technologies).<br>Load independent design.                                                                                                        |
| Self-Bias            | No                                  | Yes                                                             | Conventional FETs requires multiple<br>bias-currents (higher power<br>dissipation).<br>The CiFET <sup>™</sup> swings around the sweet-<br>spot (analog-zero reference)<br>between the power supply rails,<br>where it is free of power supply<br>induced noise (self-calibrated).                                                  | Less power dissipation and simplified circuitry.                                                                                                                                                                                                                     |

| Noise                                | High                            | Immune                     | High resistance channel means higher<br>noise.<br>While operating with current, the<br>CiFET™ is not affected by the internal<br>parasitics (extremely small<br>capacitors).             | High noise immunity, suitable for low voltage applications.         |
|--------------------------------------|---------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Matched<br>components                | Yes                             | Not required               | Multiple matching of devices is<br>needed for accuracy in conventional<br>designs (FET).<br>Not required for CiFET™ designs.                                                             | Significant area reduction with new designs.                        |
| Current<br>mirrors                   | Yes                             | Not required               | Extra biasing from current mirrors or complicated circuitry is needed for traditional technology.                                                                                        | Smaller and simpler designs with less power consumption.            |
| Power Supply<br>Voltage              | Limited by threshold<br>voltage | As low as 10mV (millivolt) | New and revolutionary design that<br>operates all the way down to near<br>zero power supply voltages.                                                                                    | Operates well below 1V<br>supply voltages (extend<br>battery life). |
| Limited by<br>threshold              | Yes                             | No                         | CiFET™ amplifiers are not slaved to<br>the threshold voltage stacking that<br>prior art amplifiers are.                                                                                  | Suitable for low power analog and digital circuitry.                |
| Limited by<br>external<br>parameters | Yes                             | No                         | The CiFET <sup>™</sup> is not impacted by<br>external parameters or conditions<br>such as temperature and humidity<br>which have a huge impact on the<br>circuit output characteristics. | Circuit designs that operate under extreme conditions.              |

| Precision<br>without<br>precision parts | No | Yes | The conventional approach is costly<br>and not available in small integrated<br>circuits for traditional technologies.                         | Smaller footprint on SoC<br>(Systems on Chip).                          |
|-----------------------------------------|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|                                         |    |     | CiFET <sup>™</sup> technology is enhanced to<br>operate internally in a high-precision<br>logic speed without any precision<br>parts required. | Designs suitable for VLSI (Very<br>Large Scale Integration)<br>designs. |

So, why would a manufacturer want to adopt Circuit Seed circuit designs?

We believe that these designs are the only ones that will scale to very low power (< 100 mv) and work on integrated circuits smaller than 40nm. The fundamental fact is that the designs are 100% digital and much simpler, easier and faster to design, manufacture and support than mixed signal circuits with much better performance. It's that simple. The upfront costs to design new products are growing while the product life of these products is shrinking. Any reduction in cost and increase in reliability will give a company a significant competitive advantage.

Where are the bottleneck and performance issues of your circuits? Most likely, your analog components.

Below is an example of a Low Noise amplifier. The Circuit Seed is 100% digital components. Which one would be the easiest to design and build? Not convinced? Look at the performance specifications.

## Grey & Meyer, Analysis and Design of Analog Integrated Circuits, Wiley Textbook, 4th Ed, pg. 482



